search .
Papers Published
- Eggersgluss, S; Yilmaz, M; Chakrabarty, K, Robust timing-aware test generation using pseudo-boolean optimization,
Proceedings of the Asian Test Symposium
(December, 2012),
pp. 290-295, IEEE [mostRecentIssue.jsp], [doi] .
(last updated on 2022/12/30)Abstract:
Advances in the chip manufacturing process impose new requirements for post-production test. Small Delay Defects (SDDs) have become a serious problem during chip testing. Timing-aware ATPG is typically used to generate tests for this kind of defects. Here, the faults are detected through the longest path. In this paper, a novel timing-aware ATPG approach is proposed which is based on Pseudo-Boolean Optimization (PBO) in order to leverage the recent advances in solving techniques in this field. Additionally, the PBO-based approach is able to cope with the generation of hazard-free robust tests by extending the problem formulation. As a result, the faults are detected through the longest robustly testable path, i.e. independently from other delay faults. Experimental results show that a hazard-free robust test can be efficiently found for most testable timing-critical faults without much reduction in path length. © 2012 IEEE.