Fitzpatrick Institute for Photonics Fitzpatrick Institute for Photonics
Pratt School of Engineering
Duke University

 HOME > pratt > FIP    Search Help Login 

Publications [#335399] of Nikos Pitsianis

Papers Published

  1. Chen, G; Xue, L; Kim, J; Sobti, K; Deng, L; Sun, X; Pitsianis, N; Chakrabarti, C; Kandemir, M; Vijaykrishnan, N, Geometric tiling for reducing power consumption in structured matrix operations, 2006 IEEE International Systems on Chip Conference Soc (January, 2006), pp. 113-114, IEEE [doi]
    (last updated on 2026/01/17)

    Abstract:
    This work focuses on reducing power consumption while maintaining the efficiency and accuracy of matrix computations using both algorithmic and architectural means. We transform the algorithms, in adaptation to application specifics, to translate the matrix structures into power saving potential via geometric riling. Instead of using blind tiling, we index and partition matrix elements according to the underlying geometry to claim a better estimate and control of numerical range within and across geometric tiles, which can then be exploited for power saving. © 2006 IEEE.


Duke University * Pratt * Reload * Login
x